#### Radiation hard silicon detectors for GSI/FAIR experiments

J. Härkönen<sup>1)</sup>, E. Tuovinen<sup>1)</sup>, S. Czellar<sup>1)</sup>, I. Kassamakov<sup>1)</sup>, P. Luukka<sup>1)</sup>, E. Tuominen<sup>1)</sup>

<sup>1)</sup>Helsinki Institute of Physics, CMS Tracker Project.

http://www.hip.fi/research/cms/tracker/php/home.php

## Outline

- Radiation hardness challenge at GSI/FAIR
- Development of radhard Si detectors for CERN S-LHC
  - Magnetic Czochralski silicon (MCz-Si) as detector material
- Trapping and Charge Collection Efficiency (CCE)
- Low temperature operation and Charge Injected Detector (CID)
- Characterization of irradiated detectors
  - Principle of TCT measurement
  - CCE measurements
  - Measurement of full size segmented detectors with read out and DAQ
- Summary

Esa Tuovinen loading MCz-Si wafers into oxidation furnace at the Microelectronics Center of Helsinki University of Technoly, Finland.



# R&D Challenge of GSI/FAIR experiments

- 1 MeV neutron equivalent fluence (n<sub>eq</sub>) up to  $1 \times 10^{15}$  n<sub>eq</sub>/cm<sup>2</sup>. is expected.
- Extensive R&D is required because
  - 1. Leakage current ( $I_{leak}$ ) increases ~  $\Phi$ 
    - Increased heat dissipation  $\sim I_{leak}$
    - Increased shot noise  $\sim \sqrt{I_{leak}}$
  - 2. Full depletion voltage ( $V_{fd}$ ) will be >1000V.  $\sim N_{eff}(\Phi)$  and  $\sim d^2$
  - 3. Trapping will limit the Charge Collection efficiency (CCE).
    - CCE at  $1 \times 10^{15}$  cm<sup>-2</sup>  $\approx$  50% (strip layers of S-LHC Tracker)
    - CCE at 1×10<sup>16</sup> cm<sup>-2</sup> ≈ 10-20% (pixel layers of S-LHC Tracker)



$$V_{fd} = \frac{qN_{eff}(\Phi)d^2}{2\varepsilon\varepsilon_0}$$

# Requirements of GSI/FAIR experiments

#### Silicon Tracking System:

track reconstruction, momentum measurement: Hybrid pixel detectors

- high space point resolution, ~ 20  $\mu m$  locally; Micro-strip detectors

- fast readout (10<sup>7</sup>/s);

- thin detector stations, to achieve momentum resolution of ~1%.

#### Micro Vertex Detector:

#### distinguish decay vertices from the primary vertex: Monolithic Active Pixel Sensors

- very high space point resolution, ~ 3  $\mu$ m locally
- very thin detector stations, to achieve vertex resolution <50  $\mu \rm m$

Source: Johann Heuser, CBM meeting at GSI, Darmstadt, 20.04.2007



### Why Cz-Si for particle detectors?

- Cz-Si available in larger diameters
- Lower wafer cost
- Better compatibility with advanced CMOS processes
- Oxygen brings significant improvement in thermal slip resistance
- Oxygen gives significant radiation hardness advantage.



#### Detectors have traditionally made on Fz-Si. Why not before Cz-Si?

- No demand for high resistivity Cz-Si -> No availability
- Price for custom specified ingot 25,000 € 40,000 € (too much for university lab)
- Now RF-IC industry shows interest on high resistivity Cz-Si (=lower substrate losses of RF-signal)

## Radiation hardness of MCz-Si



- High O content MCz-Si is significantly more radiation hard in terms of V<sub>fd</sub> than Fz-Si
- No difference observed in  $I_{leak}$  or  $\tau_{eff}$
- No difference in neutron irradiation

Proton irradiation results obtained from Jyväskylä RADEF Facility irradiation campaigns 2002-2004 E. Tuominen et al., IEEE TNS 50 (1) (2003) 1942-1946. J.Härkönen et al., NIMA 518 (2004) 346-348.

#### Trapping effect on CCE in Super-LHC



For fluence  $10^{16}~\text{n/cm}^2$ , the trapping term  $\text{CCE}_{t}$  is a limiting factor of detector operation !

### Charge Collection Efficiency



#### Requirement for low mass - Thin sensor vs. 2 sided

#### Drawnbacks of 2-sided sensor technology

1. Difficult biasing in heavy radiation environment. The DSD sensor needs to be read-out and biased on both sides. Thus, the read out circuits have to be in floating ground potential, which would be in case of heavy radiation environment, hundreds of volts.

2. High production costs due to the double sided fabrication process and increased mask levels that are necessary in order to process complicated double sided guard ring structure.



3. Complicated module assembly.

Can two one-sided thin detectors (e.g. 150 $\mu m$  thick do the same job as one double sided sensor ?

# Why to go low temperatures?

- 1. Leakage current scales down exponentially  $\rightarrow$  less shot noise  $\int I_{leak}$  $\rightarrow$  Read-out treshold lower for given S/N  $\rightarrow$  thinner detector = lower mass.
- 2. Material engineering helps only  $V_{\rm fd}$  for charged hadrons. No help for  ${\rm I}_{\rm leak}$  or trapping, which eventually limits the detector operation.
- 3. Only way to reduce trapping effects is either:
  - Thin detectors  $\rightarrow$  Small signal, difficult production, high cost.
  - Complex geometries (3D)  $\rightarrow$  Not feasible manufacturing, high cost.
  - Cooling  $\rightarrow$  Difficult engineering.
- 4. Cooling is needed anyway.Not only because of radiation damages, but mainly because power dissipation on high speed read-out electronics. Do the participating institutes posses sufficient mechanical engineering expertise or is the subject disregarded?

#### How the trapping is influenced by temperature?

Trapping is balanced by the detrapping. At the "low" temperature, the traps remain filled considerably long time (>>shaping time of Read-out electronics)

For A-center (O-V at  $E_c\text{-}0.18~\text{eV}$  with  $\sigma \approx 10^{\text{-}15}~\text{cm}^2$  )



| T(K)      | 300    | 150    | 100  | 77  | 60   | 55   | 50   | 48   | 47    | 46    |
|-----------|--------|--------|------|-----|------|------|------|------|-------|-------|
| $	au_{d}$ | 3.7 ns | 3.9 µs | 4 ms | 2 s | 1.22 | 1.2  | 53   | 302  | 2.1   | 5.47  |
|           |        |        |      |     | hrs  | days | days | days | years | years |



Charge Injected Detector (CID) - Operational Principle

The electric field is controlled by charge injection, i.e. charge is trapped but not detrapped at "low" temperature



# Expected CCE of CID at -50°C

strips  $\longrightarrow$  pixels 2.5 × 10<sup>4</sup> Simulation takes into account linear trapping β=0.01 cm<sup>-1</sup> Collected charge [electrons]  $\sqrt{x}$  E-field distribution simulation reverse bias 240K 1.5 is assumed CCE simulation CID 220K  $w_{pin} \propto \left(1 - \frac{x}{d}\right)$  $w_{CID} \propto \sqrt{x}$ 0.5 0└ 10<sup>13</sup> 10<sup>15</sup> 10<sup>14</sup> 10<sup>16</sup> Fluence [cm<sup>-2</sup>]  $\frac{1 \times 10^{14} \text{ n}_{eq}/\text{cm}^2}{1 \times 10^{15} \text{ n}_{eq}/\text{cm}^2} \quad \tau_{trap} = 10 \text{ns}$  $CCE = CCE_{Geometrical} \times CCE_{trapping} = \frac{W}{A} \times e^{-t_{dr}/\tau_{trapping}}$  $1 \times 10^{16} n_{ed}^{-1}/cm^2 = 0.1 ns$ 

## Characterization of irradiated detectors



Cryogenic Transient Current Technique (C-TCT) -Tool to study trapping effects and Charge Collection Efficiency

# Transient Current Technique (TCT)

Transient Current Technique is research tool to study E-field in irradiated silicon. Originally developed by Vladimir Eremin (Ioffe PTI) and Zheng Li (Brookhaven National Laboratory)



Detector can be illuminated by red (670nm) or infrared (1060nm) laser light.
IR light simulates MIPs. Red light is absorbed within few µm.
If the detector is illuminated by red laser, only one type of carrier drift through the Si bulk and produce TCT signal



The sample is diode with opening in Al metallization and contact openings in the corners.

Size is typically  $5 \times 5 \text{ mm}^2$ Back side at HV, front side grounded

#### Principle of TCT measurement



Hole current is collected to the p<sup>+</sup> implant faster than the RC time constant of measurement circuit
Electrons drift through the entire bulk (typically 300µm)
The recorded transient is electron current
If the bulk is n-type the highest electric field (i.e. collecting junction) is at front side of the detector
This results in *decreasing* current transient

•If the bulk is type inverted  $(n \rightarrow p)$ , the junction is on the back side and the transient in *increasing*.



# Cryogenic Transient Current Technique (C-TCT)

Oscilloscope

SMU

Temperature control

- With C-TCT it is possible to measure and extract
- -Full depletion voltage  $V_{fd}$
- -Charge Collection Efficiency (CCE)
- -Type of the space charge (n or p)



#### Detector Characterization -Silicon Beam Telescope (SiBT)



•Operated by HIP at CERN H2 area •220 GeV muon beam from SPS accelerator •CMS based read-out electronics (APV25) and DAQ 8 detector planes providing reference tracks for DUT •Measurement down to -50°C 20 000 events in about

15min

# SiBT reference detector modules

- Reference detectors of the telescope are Hamamatsu sensors originally designed for Fermilab D0 run IIb
  - 60 micron pitch
  - intermediate strips
  - size 4 cm x 9 cm
  - 639 channels
- Readout electronics: CMS APV
  - Fully analog architecture
  - Shaping time 25ns
  - Can handle both signal polarities
     →(CID detectors, p and n-type detectors)







#### 3D detectors at SiBT with APV read-out



3D detectors fabricated at CNM and FBK-IRST for Atlas and LHCb pixel groups.

#### $1 \times 10^{15} n_{eq}/cm^2$ irradiated MCz-Si detector with APV read-out



•768 channels AC-coupled strip detector
•Detector and pitch adapter fabricated by HIP @ Micronova
•26 MeV proton irradiation @ University Karlsruhe

#### Summary results obtained by SiBT



#### Summary of results obtained by TCT -performance of CID detector



•Relative CCE ~30% /  $1 \times 10^{16} n_{eq}/cm^2$ •-50°C / 500V (practical upper limit of V<sub>bias</sub>)



2×higher CCE at 250V compared with standard operation at 500V
CID concept works with n<sup>+</sup>/p<sup>-</sup>/p<sup>+</sup> and p<sup>+</sup>/n<sup>-</sup>/n<sup>+</sup> structures both

#### Charge Collection Efficiency (Reverse bias and CID)



Is Charge Injected Detector (CID) concept feasible?

- At S-LHC/FAIR efficient cooling is needed anyway.
- Currently engineers at CERN are studying  $CO_2$  cooling.
- $CO_2$  is attractive option because industry is moving towards  $CO_2$
- -50°C is relatively easily achieved by  $CO_2$
- That's operational temperature of CID detector
- 2x higher CCE can be achieved at  $-50^{\circ}$ C



### Summary - Technical

- Standard detector operation possible by 300 $\mu$ m MCz-Si up to 1×10<sup>15</sup>  $n_{eq}$ /cm<sup>2</sup> fluence, i.e. strip layers in Super-LHC trackers.
- The CCE is limited by trapping and elevated  $V_{fd}$ .
- CID detectors provide two times higher CCE than detectors operated under normal conditions.
- CID operation possible up to  $1 \times 10^{16} n_{eq}/cm^2$  fluence.
- Collected charge equals  $\approx$ 7000e<sup>-</sup> and 30%.
- Read-out electronics, DAQ, irradiated MCz-Si sensors bonded to the CMS RO already demonstrated.
- Operation of CID detector at -50°C/3×10<sup>15</sup>  $n_{eq}$ /cm<sup>2</sup> demonstrated.
- Pad detector characterization does not include possible weighting field effects >> systematic test beam experiments with segmented detectors and appropriate RO electronics are needed.
- R&D infrastructure (TCT,SiBT) largely exists.

#### Summary -General

•GSI/FAIR experiments need radiation hard silicon sensors (pixels, strips, MAPS) several tens of m<sup>2</sup>'s.

•Main requirements are radiation hardness and low mass, i.e. thin or 2-sided (or both).

•The volume of GSI/FAIR is somewhere in between "large scale" and "niche"  $\rightarrow$  Probably only middle sized companies/institutes are motivated vendors.

•R&D and testing are required before "cashflow" to Finnish industry.

•There is also potential for interconnection technology, e.g. Pitch Adapters, Flip-Chip bonding, fine granularity tab bonding etc.

• Expertise/infrastructure accumulated from CERN experiments participation is largely applicable to GSI/FAIR.

